

#### LED Common Anode Line Driver IC

#### **1** Overview

DP32030B is a serial decoding line driver chip that is specially designed for LED scan screen. DP32030B can completely replace the original 3-8 decoder (74HC138) circuit of LED module, to greatly simplify the PCB wiring of LED module, and improve the overall image effects of display screen.

# 2 Characteristics

- Working voltage 2.6V~5.5V
- Support random scan
- Integrate 16-channel power PMOS tube
  - OUT\_MAX = 2.5A @ VDD = 5.0V
    - RON=130mΩ@VDD=5.0V&IOUT=1.0A
- Max. power consumption < 600 mW @ VDD = 5.0V
- Integrate shadow elimination self-adaption function, to eliminate the image tail effectively
- The shadow elimination potential can be configured in register, to adapt to a more

complex environment

- Improve the cross of display screen due to LED open circuit
- Simplify the PCB wiring of LED module
- Package mode: QSOP24, QFN24
- High ESD level

# 3 Application field

- LED video display with high refresh rate
- Full-color LED display
- High-density small-spacing LED panel display

# 4 Schematic Diagram of Circuit

#### 4.1 Input/output equivalent circuit

DIN, DCK, RCK input end



OUT0~7 output end



www.depuw.com

SDO output end

DP32030B\_REV2.0\_EN



#### 4.2 Block Diagram of Internal Circuit



www.depuw.com



3

### Contents

| 2 Characteristics       1         3 Application field       1         4 Schematic Diagram of Circuit       1         4.1 Input/output equivalent circuit       1         4.2 Block Diagram of Internal Circuit       2         5 Product Introduction       2         6 Suggested application circuit       6         7 Parameter Table       7         7.1 Max. limit parameters       7         7.2 Recommended working scope       8         7.3 DC electrical characteristic (VDD=5.0V)       8         7.4 Dynamic characteristics (unless otherwise specified, VDD=3.5V-5V, Ta=25°C)       2         8 Timing waveform diagram       9         9 Line feed control and shadow elimination time       10         9.1 Register configuration       11         10 Package Information       13         11 Official Announcement       15 | 1 Overview                                                                     | 1  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|----|
| 3 Application field       1         4 Schematic Diagram of Circuit       1         4.1 Input/output equivalent circuit       1         4.2 Block Diagram of Internal Circuit       2         5 Product Introduction       5         6 Suggested application circuit       6         7 Parameter Table       7         7.1 Max. limit parameters       7         7.2 Recommended working scope       8         7.3 DC electrical characteristic (MDD=5.0V)       8         7.4 Dynamic characteristics (unless otherwise specified, VDD=3.5V-5V, Ta=25°C)       5         8 Timing waveform diagram       9         9 Line feed control and shadow elimination time       10         9.1 Register configuration       11         10 Package Information       13         11 Official Announcement       15                                   | 2 Characteristics                                                              | 1  |
| 4 Schematic Diagram of Circuit       1         4.1 Input/output equivalent circuit       1         4.2 Block Diagram of Internal Circuit       2         5 Product Introduction       2         6 Suggested application circuit       6         7 Parameter Table       7         7.1 Max. limit parameters       7         7.2 Recommended working scope       6         7.3 DC electrical characteristics (unless otherwise specified, VDD=3.5V-5V, Ta=25°C)       6         8 Timing waveform diagram       2         9 Line feed control and shadow elimination time       10         9.1 Register configuration       11         10 Package Information       13         11 Official Announcement       15                                                                                                                             | 3 Application field                                                            | 1  |
| 4.1 Input/output equivalent circuit       1         4.2 Block Diagram of Internal Circuit       2         5 Product Introduction       5         6 Suggested application circuit       6         7 Parameter Table       7         7.1 Max. limit parameters       7         7.2 Recommended working scope       8         7.3 DC electrical characteristic (VDD=5.0V)       8         7.4 Dynamic characteristics (unless otherwise specified, VDD=3.5V-5V, Ta=25°C)       5         8 Timing waveform diagram       9         9 Line feed control and shadow elimination time       10         9.1 Register configuration       11         10 Package Information       13         11 Official Announcement       15                                                                                                                      | 4 Schematic Diagram of Circuit                                                 | 1  |
| 4.2 Block Diagram of Internal Circuit       2         5 Product Introduction       5         6 Suggested application circuit       6         7 Parameter Table       7         7.1 Max. limit parameters       7         7.2 Recommended working scope       6         7.3 DC electrical characteristic (VDD=5.0V)       6         7.4 Dynamic characteristics (unless otherwise specified, VDD=3.5V-5V, Ta=25°C)       6         8 Timing waveform diagram       6         9 Line feed control and shadow elimination time       10         9.1 Register configuration       11         10 Package Information       13         11 Official Announcement       15                                                                                                                                                                          | 4.1 Input/output equivalent circuit                                            | 1  |
| 5 Product Introduction       5         6 Suggested application circuit       6         7 Parameter Table       7         7.1 Max. limit parameters       7         7.1 Max. limit parameters       7         7.2 Recommended working scope       8         7.3 DC electrical characteristic (VDD=5.0V)       8         7.4 Dynamic characteristics (unless otherwise specified, VDD=3.5V-5V, Ta=25°C)       5         8 Timing waveform diagram       9         9 Line feed control and shadow elimination time       10         9.1 Register configuration       11         10 Package Information       13         11 Official Announcement       15                                                                                                                                                                                      | 4.2 Block Diagram of Internal Circuit                                          | 2  |
| 6 Suggested application circuit       6         7 Parameter Table       7         7.1 Max. limit parameters       7         7.2 Recommended working scope       8         7.3 DC electrical characteristic (VDD=5.0V)       8         7.4 Dynamic characteristics (unless otherwise specified, VDD=3.5V=5V, Ta=25°C)       9         8 Timing waveform diagram       9         9 Line feed control and shadow elimination time       10         9.1 Register configuration       11         10 Package Information       13         11 Official Announcement       15                                                                                                                                                                                                                                                                       | 5 Product Introduction                                                         | 5  |
| 7 Parameter Table       7         7.1 Max. limit parameters       7         7.2 Recommended working scope       8         7.3 DC electrical characteristic (VDD=5.0V)       8         7.4 Dynamic characteristics (unless otherwise specified, VDD=3.5V-5V, Ta=25°C)       9         8 Timing waveform diagram       9         9 Line feed control and shadow elimination time       10         9.1 Register configuration       11         10 Package Information       13         11 Official Announcement       15                                                                                                                                                                                                                                                                                                                       | 6 Suggested application circuit                                                | 6  |
| 7.1 Max. limit parameters       7         7.2 Recommended working scope       8         7.3 DC electrical characteristic (VDD=5.0V)       8         7.4 Dynamic characteristics (unless otherwise specified, VDD=3.5V~5V, Ta=25°C)       9         8 Timing waveform diagram       9         9 Line feed control and shadow elimination time       10         9.1 Register configuration       11         10 Package Information       13         11 Official Announcement       15                                                                                                                                                                                                                                                                                                                                                         | 7 Parameter Table                                                              | 7  |
| 7.2 Recommended working scope       8         7.3 DC electrical characteristic (VDD=5.0V)       8         7.4 Dynamic characteristics (unless otherwise specified, VDD=3.5V-5V, Ta=25°C)       9         8 Timing waveform diagram       9         9 Line feed control and shadow elimination time       10         9.1 Register configuration       11         10 Package Information       13         11 Official Announcement       15                                                                                                                                                                                                                                                                                                                                                                                                   | 7.1 Max. limit parameters                                                      | 7  |
| 7.3 DC electrical characteristic (VDD=5.0V)       8         7.4 Dynamic characteristics (unless otherwise specified, VDD=3.5V-5V, Ta=25°C)       9         8 Timing waveform diagram       9         9 Line feed control and shadow elimination time       10         9.1 Register configuration       11         10 Package Information       13         11 Official Announcement       15                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 7.2 Recommended working scope                                                  | 8  |
| 7.4 Dynamic characteristics (unless otherwise specified, VDD=3.5V~5V, Ta=25°C)       9         8 Timing waveform diagram       9         9 Line feed control and shadow elimination time       10         9.1 Register configuration       11         10 Package Information       13         11 Official Announcement       15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 7.3 DC electrical characteristic (VDD=5.0V)                                    | 8  |
| 8 Timing waveform diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 7.4 Dynamic characteristics (unless otherwise specified, VDD=3.5V~5V, Ta=25°C) | 9  |
| 9 Line feed control and shadow elimination time       10         9.1 Register configuration       11         10 Package Information       13         11 Official Announcement       15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 8 Timing waveform diagram                                                      | 9  |
| 9.1 Register configuration   11     10 Package Information   13     11 Official Announcement   15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 9 Line feed control and shadow elimination time                                | 10 |
| 10 Package Information   13     11 Official Announcement   15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 9.1 Register configuration                                                     | 11 |
| 11 Official Announcement                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 10 Package Information                                                         | 13 |
| Cerelor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 11 Official Announcement                                                       | 15 |



#### **Revision History**

| Ver.                       | Revision<br>Date | Revised by | Revision Content                                                                          |  |
|----------------------------|------------------|------------|-------------------------------------------------------------------------------------------|--|
| V1.0                       | 2023.09          | WM         | 1. Initial version                                                                        |  |
| V1.1                       | 2023.11          | WM         | <ol> <li>Modify shadow elimination voltage level</li> <li>Modify document font</li> </ol> |  |
| V1.2                       | 2024.05          | WM         | 1. Add QFN package                                                                        |  |
| V1.3                       | 2024.05          | WM         | 1. Modify register configuration                                                          |  |
| V1.4                       | 2024.06          | WM         | 1. Modify supported scan number                                                           |  |
| V2.0                       | 2025.03          | WM         | 1. Modif Product mark and DC electrical characteristic                                    |  |
| Developer Microelectronics |                  |            |                                                                                           |  |



#### **5** Product Introduction

• Pin definition



Diagram of QSOP24 Pin Definition

Pin Description



Diagram of QFN24 Pin Definition

| QSOP24 pin<br>number | QFN24 pin<br>number | Pin name   | Pin Description                             |
|----------------------|---------------------|------------|---------------------------------------------|
| 1, 15                | 1, 15               | VDD        | Power input                                 |
| 2                    | 2                   | DIN        | Data input                                  |
| 3                    | 3                   | DCK        | Serial signal clock input                   |
| 4                    | 4                   | RCK        | Blanking register configuration clock input |
| 5~12, 17~24          | 5~12, 17~24         | OUT0~OUT15 | OUT output                                  |
| 13                   | 13                  | GND        | Ground                                      |
| 14                   | 14                  | SDO        | Serial data output                          |
| 16                   | 16                  | NC         | Empty pin                                   |

#### • Product order information

| Product name | Package Type | Package mode | Quantity/disc | Humidity<br>sensitivity level |
|--------------|--------------|--------------|---------------|-------------------------------|
| DD22020D     | QSOP24       | Braid        | 4000          |                               |
| DP32030B     | QFN24        | Braid        | 5000          | IVISL=3                       |

www.depuw.com



• Product mark



DP32030B is product name, XXXXXX means product batch number

# 6 Suggested application circuit

As LED scan screen is widely applied in indoor display screen for reducing the cost, the capacitor parasitics of LED anode may generate discharge path instantaneously while changing scan and thus causing image tail of display screen; the user can use the DP32030B that supports discharge circuit function by referring to the suggested application circuit of scanning screen in picture below, and set up the constant-current driver chip DP3265S that has built-in pre-charge function, in order to completely eliminate the upper/lower image tail.

As DP32030B is a 16-way output integrated power chip, it is suggested to use the display screen above 16 scans to avoid heat accumulation, and pay attention to the temperature while using it.



Block Diagram of 32-scan Application of LED Display Screen



### 7 Parameter Table

#### 7.1 Max. limit parameters

| Item                                  | Symbol   | Rated value  | Unit |
|---------------------------------------|----------|--------------|------|
| Power voltage                         | VCC      | 0~6.0        | V    |
| Input voltage (all pins)              | VIN      | -0.4~VDD+0.4 | V    |
| Continuous working current of OUT end | ID       | -2.5         | A    |
| Instantaneous max. current of OUT end | IOUT_MAX | -3.5         | А    |
| Power loss                            | PD       | <600         | mW   |
| Package thermal resistance            | Rth(j-a) | 80           | °C/W |
| Working temperature                   | Topr     | -40~85       | °C   |
| Storage temperature                   | Tstg     | -40~150      | °C   |
| HBM human body mode                   | VESD     | ≥8           | KV   |

• All voltage values are acquired by taking chip ground end (GND) as reference point, the test temperature of max. limit parameter is 25°C.

- The component may have permanent damage when the actual conditions exceed the specified value; the component reliability can be weakened when the actual conditions are below the max. value and they have long-term functioning. The values above are some specified values. The product does not support function operation under unspecified conditions.
- The peak welding temperature of SMT product should not exceed 260°C, the temperature curve is set by manufacturer according to J-STD-020 standard, by referring to the factory realities and suggestions of solder paste manufacturer.

,evelope

www.depuw.com



8

#### 7.2 Recommended working scope

| ltem                           | Symbol | Test conditions | Min<br>Value | Typical<br>Value | Max<br>Value | Unit |
|--------------------------------|--------|-----------------|--------------|------------------|--------------|------|
| Power voltage                  | VCC    | _               | 2.6          | 5.0              | 5.5          | V    |
| Output end voltage<br>(DOUT)   | VDOUT  | _               | 0.7          | _                | VDD          | V    |
| Output end current<br>(DOUT)   | ЮН     | VOH =VDD -0.5V  |              | -16              |              | mA   |
|                                | IOL    | VOL =0.5V       | —            | 20               | S            |      |
| Input voltage<br>(DIN,DCK,RCK) | VIH    |                 | 0.7<br>VDD   | $\tilde{C}$      | VDD          | V    |
|                                | VIL    | ۷۵.۵۰ ۲۵.۵۷     | 0            | _                | 0.3VDD       | V    |

# 7.3 DC electrical characteristic (VDD=5.0V)

| Item                               |                                   | Symbol       | Test conditions       | Min<br>Value | Typical<br>Value | Max<br>Value | Unit |
|------------------------------------|-----------------------------------|--------------|-----------------------|--------------|------------------|--------------|------|
| Logic power voltage                |                                   | VDD          | 10-C                  | 2.6          | 5.0              | 5.5          | V    |
| Power en                           | d current                         | IDD_OFF      | Set all OUT as low    |              | 100              | _            | uA   |
| Gate oj<br>volt                    | pening<br>age                     | VGS(th)      | VDS=VGS,ID=250uA      |              | -0.7             | -0.9         | V    |
| Source<br>elect<br>condu<br>resist | - drain<br>rode<br>uction<br>ance | RDS(on)[1:7] | VGS=-5.0V, IOUT=-1.0A |              | 130              | 150          | mΩ   |
| Input                              | High<br>level                     | VIH          |                       | 0.7<br>VDD   |                  | VDD          |      |
| voltage                            | Low level                         | VIL          | Logic potential       | 0            |                  | 0.3<br>VDD   | V    |



### 7.4 Dynamic characteristics (unless otherwise specified, VDD=3.5V~5V, Ta=25°C)

| Item               | Symbol           | Test conditions | Min<br>Value | Typical<br>Value | Max<br>Value | Unit |
|--------------------|------------------|-----------------|--------------|------------------|--------------|------|
| Output rise delay  | t <sub>PLH</sub> |                 | -            | 50               | -            | ns   |
| Output drop delay  | t <sub>pHL</sub> |                 | -            | 100              | ;-0          | ns   |
| Output rising edge | tr               | VDD=5.0V        | _            | 60               | <u> </u>     | ns   |
| Output drop edge   | t <sub>f</sub>   | CL=12pF         | -            | 400              | -            | ns   |
| Set-up time        | t <sub>st</sub>  |                 | 60           | -                | -            | ns   |
| Hold time          | t <sub>hd</sub>  |                 | 60           | -                | -            | ns   |

### 8 Timing waveform diagram



www.depuw.com



# 9 Line feed control and shadow elimination time

DP32030B is the drive for serial decoding line of common anode display screen, and 1 DCK is sent during

each line feed, channel output is valid; the time from input data DIN to output data DOUT is 16 DCK rising

edge intervals.



www.depuw.com



# 9.1 Register configuration

DP32030B built-in 4bit register:

| BIT | Name       | Default<br>value | Description                                                                                                                                                   |                                                                                                                                                           |                                                                                                                                                                               |  |
|-----|------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 3   | VR_UP[2]   | 1′ b1            | Refer to the top digit of potential configuration register VR_UP[2:0] for the pull-<br>up shadow elimination circuit                                          |                                                                                                                                                           |                                                                                                                                                                               |  |
| 2   | reserved   | 1′ b0            |                                                                                                                                                               |                                                                                                                                                           |                                                                                                                                                                               |  |
| 1:0 | VR_UP[1:0] | 2' b10           | The reference potential of p<br>as (Vdd=5V) by referring to<br>0000:Vdd*11/20 =1.75V<br>0001:Vdd*12/20 =2.0V<br>0010:Vdd*13/20 =2.25V<br>0011:Vdd*15/20 =2.5V | pull-up shadow elimination<br>register VR_UP[2:0]<br>1000:Vdd*11/20<br>=2.75V<br>1001:Vdd*12/20 =3.0V<br>1010:Vdd*13/20<br>=3.25V<br>1011:Vdd*15/20 =3.5V | Default value 3.25V<br>Correspond to data pins<br>DIN corresponds to Signal C<br>of 3-8 coding<br>DCK corresponds to Signal A<br>of 3-8 coding<br>RCK corresponds to Signal B |  |

Configuration method of register: As for 8 clocks (4 dummy clocks+ 4 register configuration clocks) sent by

RCK, the register data are sent by DCK during 4 clocks period configured by register.



www.depuw.com



#### Temporal constraint:



www.depuw.com



# **10 Package Information**

• QSOP24 plastic package specification diagram



|    | n n  | nm    |
|----|------|-------|
|    | Min  | Max   |
| A  | _    | 1.95  |
| A1 | 0.05 | 0.35  |
| A2 | 1.05 |       |
| b  | 0.1  | 0.4   |
| с  | 0.05 | 0.254 |
| D  | 8.2  | 9.2   |
| E1 | 3.6  | 4.2   |
| E  | 5.6  | 6.5   |
| е  | 0.63 | 35TYP |
| L  | 0.3  | 1.5   |
| θ  | 0°   | 10°   |

www.depuw.com



• QFN24 plastic package specification diagram



|    | Min      | Мах   |  |
|----|----------|-------|--|
| Α  | 0.70     | 0.80  |  |
| A1 | 0.000    | 0.05  |  |
| A3 | 0.20     | )3REF |  |
| D  | 4.00BSC  |       |  |
| E  | 4.00BSC  |       |  |
| D1 | 2.625    | 2.675 |  |
| E1 | 2.625    | 2.675 |  |
| k  | 0.275REF |       |  |
| b  | 0.18     | 0.30  |  |
| е  | 0.50BSC  |       |  |
| L  | 0.35     | 0.45  |  |



#### **11 Official Announcement**

Division I will ensure the accuracy and reliability of the product specification document, but we reserve the right to independently modify the content of the specification document without prior notice to the customer. Before placing an order, customers should contact us to obtain the latest relevant information and verify that this information is complete and up-to-date. All product sales are subject to the sales terms and conditions provided by our company at the time of order confirmation.

Division I will periodically update the content of this document. Actual product parameters may vary due to differences in models or other factors. This document does not serve as any express or implied guarantee or authorization.

The product specification does not include any authorization for the intellectual property owned by our company or any third party. With respect to the information contained in this product specification, we make no explicit or implied warranties, including but not limited to the accuracy of the specification, its fitness for commercial use, suitability for specific purposes, or non-infringement of our company's or any third party's intellectual property. We also do not assume any responsibility for any incidental or consequential losses related to this specification document and its use.

We do not assume any obligations regarding application assistance or customer product design. Customers are responsible for their own use of our company's products and applications. In order to minimize risks associated with customer products and applications, customers should provide thorough design and operational safety validation.

The reproduction, transmission or use of this document or its contents is not permitted without express written authority. Once discovered, the company will pursue its legal responsibility according to law and compensate for all losses caused to the company.

Please note that the product is used within the conditions described in this document, paying particular attention to the absolute maximum rating, operating voltage range, and electrical characteristics. The Company shall not be liable for any damage caused by malfunctions, accidents, etc. caused by the use of the product outside the conditions stated in this document.

Division I has been committed to improving the quality and reliability of products, but all semiconductor products have a certain probability of failure, which may lead to some personal accidents, fire accidents, etc.When designing products, pay full attention to redundancy design and adopt safety indicators, so as to avoid accidents.

When using our chips to produce products, Division I shall not be liable for any patent dispute arising from the use of the chip in the product, the specification of the product, or the country of import, etc., in the event of a patent dispute over the products including the chip.